ECSS-Q-60-05A 7 April 2006



# Space product assurance

Generic procurement requirements for hybrid microcircuits

ECSS Secretariat ESA-ESTEC Requirements & Standards Division Noordwijk, The Netherlands



| Published by: | ESA Publications Division<br>ESTEC, P.O. Box 299,<br>2200 AG Noordwijk,<br>The Netherlands |
|---------------|--------------------------------------------------------------------------------------------|
| ISSN:         | 1028-396X                                                                                  |
| Price:        | € 20                                                                                       |
| Copyright:    | @2006 by the European Space Agency for the members of ECSS                                 |
| Printed in:   | The Netherlands                                                                            |



## Foreword

This Standard is one of the series of ECSS Standards intended to be applied together for the management, engineering and product assurance in space projects and applications. ECSS is a cooperative effort of the European Space Agency, national space agencies and European industry associations for the purpose of developing and maintaining common standards.

Requirements in this Standard are defined in terms of what shall be accomplished, rather than in terms of how to organize and perform the necessary work. This allows existing organizational structures and methods to be applied where they are effective, and for the structures and methods to evolve as necessary without rewriting the standards.

The formulation of this Standard takes into account the existing ISO 9000 family of documents.

This Standard has been prepared by the ECSS-Q-60-05 Working Group, reviewed by the ECSS Product Assurance Panel and approved by the ECSS Steering Board.





## Introduction

The objective of this Standard is to define the requirements for the procurement of hybrid microcircuits for use in space systems.

This Standard covers the following requirement domains:

- Validation procedure for a hybrid microcircuit manufacturer.
- Design of hybrid microcircuits.
- Procurement of active and passive chips.
- Procurement of materials and piece parts.
- Screening of hybrid microcircuit lots.
- Lot acceptance tests for hybrid microcircuits.
- Customer involvement, key inspection points.
- Rework provisions.
- Hybrids and data package delivery.





## Contents

| Fore  | eword .                              |                                                                                                                           | 3                           |
|-------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Intro | oductior                             | ۱                                                                                                                         | 5                           |
| 1     | Scope                                |                                                                                                                           | 11                          |
| 2     | Normat                               | live references                                                                                                           | 13                          |
| 3     | <b>Terms,</b><br>3.1<br>3.2          | definitions and abbreviated terms<br>Terms and definitions<br>Abbreviated terms                                           | <b>15</b><br>15<br>17       |
| 4     | Sequen                               | ce of procurement activities                                                                                              | 19                          |
| 5     | Selectio                             | on of hybrid microcircuit manufacturer                                                                                    | 21                          |
| 6     | <b>Validati</b><br>6.1<br>6.2<br>6.3 | General       Hybrid circuit technology identification form (HTIF)         Validation of category 2 manufacturers         | <b>23</b><br>23<br>23<br>24 |
| 7     | <b>Design</b><br>7.1<br>7.2<br>7.3   | requirements<br>General<br>Detail specification for hybrid circuits<br>Design approval (circuit type approval)            | <b>27</b><br>27<br>28<br>28 |
| 8     | <b>Procure</b><br>8.1<br>8.2<br>8.3  | ment of passive and active chips         General         Procurement of passive chips         Procurement of active chips | <b>31</b><br>31<br>32<br>33 |



|      | 8.4                                            | Procurement of hermetically encapsulated chips                                                                                                                                                               | 35                                  |
|------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| 9    | <b>Procure</b><br>9.1<br>9.2<br>9.3<br>9.4     | ment of materials and piece parts<br>General<br>Selection of materials and piece parts<br>Specifications<br>Requirements for materials and piece parts                                                       | <b>37</b><br>37<br>37<br>37<br>38   |
| 10   | Manufa<br>10.1<br>10.2<br>10.3<br>10.4<br>10.5 | cturing and screening of hybrid circuit lots         Manufacturing         Marking         Screening         Lot rejection         Rework provisions                                                         | <b>39</b><br>39<br>40<br>40<br>41   |
| 11   | Custom                                         | er inspection and review                                                                                                                                                                                     | 43                                  |
| 12   | Lot acc<br>12.1<br>12.2<br>12.3                | General                                                                                                                                                                                                      | <b>45</b><br>45<br>45<br>48         |
| 13   | Hybrid<br>13.1<br>13.2<br>13.3                 | delivery and data package<br>General<br>Data documentation<br>Packaging and despatch                                                                                                                         | <b>51</b><br>51<br>51<br>52         |
| Anr  | nex A (no                                      | rmative) Hybrid circuit technology identification form                                                                                                                                                       | 53                                  |
| Anr  | nex B (noi                                     | mative) Format of the detail specification of a hybrid circuit                                                                                                                                               | 63                                  |
| Anr  | nex C (no                                      | rmative) Similarity form                                                                                                                                                                                     | 65                                  |
| Anr  | nex D (no                                      | rmative) Sequence of screening tests                                                                                                                                                                         | 67                                  |
| Anr  | nex E (noi                                     | mative) DPA test sequence                                                                                                                                                                                    | 73                                  |
|      | F.1<br>F.2<br>F.3                              | Definition of a technological family<br>Example of a hybrid technological family<br>Associated statistical process control (SPC) on processes and examples of por<br>meters or characteristics under control | <b>75</b><br>75<br>75<br>ara-<br>76 |
| Bibl | iography                                       | /                                                                                                                                                                                                            | 77                                  |



#### Figures

| Figure 1: | Sequence of activities in the procurement of hybrid microcircuits              | 20 |
|-----------|--------------------------------------------------------------------------------|----|
| Figure 2: | Lot acceptance tests for the first production lot manufactured by a category 2 |    |
|           | manufacturer                                                                   | 49 |

#### Tables

| Table 1: Sample size and acceptance criteria for LAT of passive chips     | 33 |
|---------------------------------------------------------------------------|----|
| Table 2: Sample size and acceptance criteria for user LAT on active chips | 35 |
| Table 3: Sample size for hybrids lot acceptance tests                     | 46 |
| Table 4: Lot acceptance tests and sample size                             | 46 |
| Table 5: Production acceptance tests and sampling                         | 48 |
| Table 6: Definition of tests                                              | 50 |





#### 1

## Scope

The procurement requirements for hermetic hybrid microcircuits for use in space projects are defined in this Standard.

This Standard also provides details concerning the documentation requirements and the procedures relevant to obtain approval for the use of hybrid microcircuits in the fabrication of space systems and associated equipment.

The provisions of this Standard apply to all participants in the production of space systems, at all levels and are applicable to manned and unmanned spacecraft, launchers, satellites, payloads, experiments, and their corresponding organizations.

When viewed in a specific project context, the requirements defined in this Standard should be tailored to match the genuine requirements of a particular profile and circumstances of a project.

NOTE Tailoring is a process by which individual requirements or specifications, standards and related documents are evaluated and made applicable to a specific project, by selection and in some exceptional cases, modification of existing or addition of new requirements.





2

## Normative references

The following normative documents contain provisions which, through reference in this text, constitute provisions of this ECSS Standard. For dated references, subsequent amendments to, or revisions of any of these publications do not apply. However, parties to agreements based on this ECSS Standard are encouraged to investigate the possibility of applying the most recent editions of the normative documents indicated below. For undated references the latest edition of the publication referred to applies.

| ECSS-P-001   | ECSS — Glossary of terms                                                                                                        |  |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ECSS-Q-60A   | Space product assurance — Components                                                                                            |  |  |  |  |  |
| ECSS-Q-60-11 | Space product assurance — Derating and end-of-life parameter drifts — EEE components                                            |  |  |  |  |  |
| ECSS-Q-70B   | Space product assurance — Materials, mechanical parts and processes                                                             |  |  |  |  |  |
| MIL-STD-883  | Tests methods and procedures for microelectronics                                                                               |  |  |  |  |  |
| MIL-STD-750  | Test method standard for semiconductor devices                                                                                  |  |  |  |  |  |
| ESCC 20600   | $\label{eq:preservation} \begin{array}{l} \mbox{Preservation, packaging and despatch of SCC electronic components} \end{array}$ |  |  |  |  |  |
| ESCC 2043000 | Internal visual inspection of capacitors                                                                                        |  |  |  |  |  |
| ESCC 2044000 | Internal visual inspection of resistors                                                                                         |  |  |  |  |  |
| ESCC 2045010 | Internal visual inspection of microwave devices                                                                                 |  |  |  |  |  |
| ESCC 2049010 | Internal  visual  inspection  of  monolithic  microwave  devices                                                                |  |  |  |  |  |
| ESCC 2053000 | External visual inspection of capacitors                                                                                        |  |  |  |  |  |
| ESCC 2054000 | External visual inspection of resistors                                                                                         |  |  |  |  |  |
| ESCC 2093000 | Radiographic inspection of capacitors                                                                                           |  |  |  |  |  |
| ESCC 2094000 | Radiographic inspection of resistors                                                                                            |  |  |  |  |  |





## Terms, definitions and abbreviated terms

#### 3.1 Terms and definitions

For the purposes of this document, the terms and definitions given in ECSS-P-001 and the following apply.

#### 3.1.1

#### approving authority

organization supplying approval certificate

NOTE In Europe the approving authority for space systems components is the ESCC system.

#### 3.1.2

#### category 1 manufacturer

manufacturer with a technology domain approved or pending approval by the **approving authority** 

#### 3.1.3

#### category 2 manufacturer

manufacturer with a technology domain not approved by the  $\ensuremath{\mathbf{approving}}$   $\ensuremath{\mathbf{authority}}$ 

#### 3.1.4

#### EM quality level hybrid

**hybrid** manufactured with the same parts (types, sources and design), materials, and processes as flight models but with acceptance of a lower quality level for visual inspection or screening during procurement or manufacturing



#### 3.1.5

#### hybrid microcircuit

hybrid circuits (also used: hybrids)

 $combination \, of \, elements \, (interconnection \, substrate, added \, active \, or \, passive \, chips) \\ sealed \, inside \, a \, package \, in \, order \, to \, perform \, an \, electronic \, function$ 

- $\label{eq:NOIE 1} NOIE \ l \ Interconnection \ substrate \ can \ be \ with \ or \ without \ integrated \ passive \ components \ (e.g. \ thick \ film, \ thin \ film, \ co-fired, \ DBC).$
- NOTE 2 Active parts can be monolithic or discrete, chips or packaged components.
- NOTE 3 Electronic functions that are performed by hybrids include digital or analog, low frequency or radiofrequency, low power or high power functions. These functions may be mixed according to the application.

#### 3.1.6

#### process identification document

document that defines the approved technology domain, the reference of approval status, and one that freezes the configuration of the manufacturing line and the approved domain

#### 3.1.7

#### process performance index

the long-term capability of the process which reflects the process centering and the variability with respect to specification requirements

#### 3.1.8

#### production lot

number of units of a single device type manufactured on the same production line using the same production techniques, in one uninterrupted period, according to the same component or part design and having the same chips lots and the same materials

#### 3.1.9

#### representative production lot

lot that represents several **production lots** grouping products from the same family, covered by one SEC type, manufactured on the same production line, in one uninterrupted period, using the same materials and processes

#### 3.1.10

#### standard evaluation circuit

device that represents a family of products using the same materials and processes and which is processed on the same production line with the same manufacturing equipment and tools

#### 3.1.11

#### technology review board

formal group at manufacturer level where design, materials and parts procurement, manufacturing, testing, reliability, and quality assurance functions are represented



### 3.2 Abbreviated terms

The following abbreviations are used within this document:

| C            | eviations are used within this document.       |  |  |  |
|--------------|------------------------------------------------|--|--|--|
| Abbreviation | Meaning                                        |  |  |  |
| CECC         | CENELEC Electronic Components Committee        |  |  |  |
| СТА          | circuit type approval                          |  |  |  |
| COC          | certificate of conformance                     |  |  |  |
| DCL          | declared component list                        |  |  |  |
| DBC          | direct bonded copper                           |  |  |  |
| DPA          | destructive physical analysis                  |  |  |  |
| EM           | engineering model                              |  |  |  |
| ESA          | European Space Agency                          |  |  |  |
| ESCC         | European Space Components Cooperation          |  |  |  |
| ESD          | electrostatic discharge                        |  |  |  |
| FM           | flight model                                   |  |  |  |
| FMECA        | failure modes effects and criticality analysis |  |  |  |
| HTIF         | hybrid circuit technology identification form  |  |  |  |
| LAT          | lot acceptance test                            |  |  |  |
| MMIC         | monolithic microwave integrated circuit        |  |  |  |
| MIP          | mandatory inspection points                    |  |  |  |
| NCR          | nonconformance report                          |  |  |  |
| PA           | product assurance                              |  |  |  |
| PAD          | part approval document                         |  |  |  |
| PDA          | percent defective allowable                    |  |  |  |
| PDR          | preliminary design review                      |  |  |  |
| PID          | process identification document                |  |  |  |
| PIND         | particle impact noise detection                |  |  |  |
| Ppk          | process performance index                      |  |  |  |
| RFD          | request for deviation                          |  |  |  |
| RFW          | request for waiver                             |  |  |  |
| SAM          | scanning acoustic microscope                   |  |  |  |
| SEC          | standard evaluation circuit                    |  |  |  |
| SEM          | scanning electronic microscope                 |  |  |  |
| SPC          | statistical process control                    |  |  |  |
| TCV          | technological characterization vehicle         |  |  |  |
| TRB          | technology review board                        |  |  |  |
|              |                                                |  |  |  |





### 4

## Sequence of procurement activities

The sequence of activities involved in the procurement of hybrid microcircuits are illustrated in Figure 1.

The initial steps in the process are the selection and validation of the manufacturer and the technology.

The technology of a hybrid circuit is defined as the set of processes and materials used to manufacture the hybrid, i.e.

- the substrate network and material: thick film or thin film;
- integrated components, i.e. resistors, capacitors and inductors used in the network;
- processes and materials for the attachment and connection of the added-on components (active and passive chips);
- packaging type and material.





Figure 1: Sequence of activities in the procurement of hybrid microcircuits



## Selection of hybrid microcircuit manufacturer

All manufacturers that are selected for producing hybrids shall be validated as described in Clause 6; there are two hybrid microcircuit manufacturer categories:

#### a. Category 1 manufacturer (preferred case)

A contractor who wishes to use (or manufacture) hybrid circuits for a space project shall procure (or produce) them from a production line that has been approved or is pending approval by the approving authority.

All hybrid circuits shall be manufactured using the basic processes and materials, and according to the manufacturing and inspection procedures as described in the PID that has been approved by the approving authority.

NOTE The PID shall contain as a minimum:

- the manufacturing and inspection flow chart;
- the list of applicable documents with approved revision;
- the general organization of the production line;
- the approved domain: authorized parts, materials, processes and reworks;
- the list of manufacturing, inspection and failure analysis equipment;
- the list of hybrids manufactured according to the approved PID.

#### b. Category 2 manufacturer (non-preferred case)

A contractor wishing to use (or manufacture) hybrid circuits from a production line that has not been approved by the approving authority shall justify its requirements to the customer (especially if this involves developing a new circuit) and shall satisfy the validation conditions described in Clause 6.





6

## Validation procedure for a hybrid microcircuit manufacturer

#### 6.1 General

Validation of manufacturers and production lines shall be conducted jointly by the contractor using the hybrid circuit and the prime contractor (where relevant).

In the case of confidential information, these activities can be conducted with the support of the approving authority.

#### 6.2 Hybrid circuit technology identification form (HTIF)

#### 6.2.1 Introduction

Whatever his status (category 1 or 2) regarding the capability approval, a manufacturer wishing to produce or use hybrid circuits shall complete a hybrid circuit technology identification form (HTIF) for each circuit.

For category 2 manufacturers, this form shall be included with the part approval document (PAD) as described in 6.2.4.

The format of the PAD is defined in ECSS-Q-60A, Annex A. The format of the HTIF is defined in Annex A of this document (ECSS-Q-60-05A).

#### 6.2.2 HTIF for approved manufacturers (category 1)

The delivery of the HTIF to the customer is not formally required from a category 1 manufacturer. However, a category 1 manufacturer is responsible for ensuring that the proposed hybrid circuit conforms to the domain approved by the approving authority. This information shall be included in the PAD with reference to the applicable PID.

- a. If the hybrid circuits proposed by a category 1 manufacturer use exactly the same technology as the domain approved by the approving authority, the manufacturer shall supply these circuits according to the procurement rules defined for the project as per the requirements in this Standard.
- b. If the technologies used are not entirely covered by the applicable PID, the manufacturer shall carry out additional evaluation tests or prove that he has adequate in-house test results (see the relevant PSS evaluation plans ESA-PSS-01-605, ESA-PSS-01-606, and ESA-PSS-01-612). This evalu-



ation programme shall be referenced in the PAD. The test results shall be endorsed by the prime contractor.

## 6.2.3 HTIF for manufacturer pending capability approval by the approving authority (category 1)

Manufacturers of hybrid circuits are considered to be pending capability approval by the approving authority when:

- they have successfully completed the "evaluation" phase;
- their PID has been approved; and
- they have begun the "approval" phase (see ESA-PSS-01-605, ESA-PSS-01-606, and ESA-PSS-01-612).

Manufacturers shall only use the technologies that have been tested in the evaluation phase and are referenced in the PID.

They may manufacture circuits while the approval phase is being carried out in conformance with the PID; however, they shall not deliver these circuits until capability approval has been formally acquired.

## 6.2.4 HTIF for manufacturer not approved by the approving authority (category 2)

For category 2 manufacturers, the review and validation activities for the production lines are described in 6.3. They shall be implemented at the PDR milestone of the project.

A category 2 manufacturer shall supply an HTIF as defined in Annex A and it shall be included as part of the PAD. In case of confidentiality of particular materials or processes, claimed by category 2 manufacturers, the HTIF attached to the PAD may leave undisclosed the confidentiality elements, provided that these aspects are covered and discussed during the quality and technical audit as described in subclause 6.3.3.

The HTIF shall be in accordance with the technological domain validated for the project.

The manufacturer shall produce the hybrid circuits for the project which conform to the same common requirements as for category 1 manufacturers and additional requirements as defined in this Standard.

#### 6.3 Validation of category 2 manufacturers

#### 6.3.1 General

Category 2 manufacturers shall be validated in accordance with the requirements in this subclause 6.3.

#### 6.3.2 Construction analysis on representative samples

Two circuits per hybrid type shall be supplied by the contractor for construction analysis. The quality level of these circuits shall be the same as the one specified by the project.

#### 6.3.3 Quality and technical audit

After construction analysis, a quality and technical audit shall be carried out by the contractor as follows:

- a. Present the results of the construction analysis.
- b. Analyse the results of internal evaluations of the technologies implemented by the manufacturer. These previously obtained results shall be compared to



the tests defined in the evaluation plans (see ESA-PSS-01-606, ESA-PSS-01-605, and ESA-PSS-01-612).

- 1. If the results of the tests are successful, the manufacturer shall be considered "validated", but only for the project.
- 2. If only some of the results are successful, additional tests pertaining to the failures shall be performed (see the evaluation plans ESA-PSS-01-606, ESA-PSS-01-605, and ESA-PSS-01-612).
- 3. If all the results are unsuccessful, a completely new evaluation plan shall be drawn up (see ESA-PSS-01-606, ESA-PSS-01-605, and ESA-PSS-01-612).
  - NOTE The validity of manufacturer's in-house data shall be judged according to the following criteria:
    - Equivalence of the test structure(s) subjected to the in-house evaluation tests and the hybrid circuits proposed by the project. This "equivalence" shall include assessment of the following:
      - technology of the circuit,
      - circuit function,
      - circuit complexity,
      - power dissipation.
    - Comparison between the in-house evaluation tests and the reference evaluation plans with respect to the severity of the tests (e.g. level, duration, temperature) and the accept or reject criteria applied.
- c. Validate the capability of the production line to meet the quality requirements of the project and ensure the following:
  - 1. The components, materials and processes used are governed by specifications written, approved by the manufacturer's quality control departments and that this documentation is applied at the time of the manufacturer's in-house evaluation tests.
  - 2. The quality control operations on the production line conform in frequency and severity to the "high reliability" requirements.
  - 3. The traceability of the finished product and its component parts is guaranteed by the manufacturer and can be used by the customer.
  - 4. All the documentation relating to production and quality assurance specified in the process identification document (PID) is approved by the customer.
  - 5. For guidelines for carrying out such audits see ESA-PSS-01-607 and ESA-PSS-01-611.





7

## **Design requirements**

#### 7.1 General

The "design" of a hybrid circuit includes the initial activities to be undertaken by a manufacturer in order to implement specific electrical functions, derived from a circuit diagram, in a finished hybrid.

These activities shall, as a minimum, include the following:

- Selection of technology.The technology shall be as specified in the PID and described in the hybrid technology identification form (HTIF) (see Annex A).
- Selection of added-on components, i.e. defining the types of chip components used in the hybrid and their manufacturers. This selection shall conform to the requirements specified in the PID.
- Definition of the physical layout of the hybrid circuit, i.e. the interconnections in the hybrid to enable the electrical function. The layout of the hybrid circuit shall conform to the design rules defined in the specification called up by the approved PID.
- Application of the derating requirements according to ECSS-Q-60-11.
- Implementation of the thermal management criteria in the case of power circuits.
- Mechanical, dimensional verification.
- Verification of the radiation related requirements for the added-on components and the whole hybrid circuit (as applicable).
- The activities requested by the customer to ensure that the predicted failure rate of the hybrid circuit is compatible with the reliability target of the equipment concerned (FMECA, reliability calculation and worst case analysis).



#### 7.2 Detail specification for hybrid circuits

There shall be a detail specification for each type of hybrid circuit which shall be drawn up according to the requirements in Annex B.

The maximum rating and drifts of electrical parameters shall be established from the following:

- the detail specification for the chip components,
- the results obtained on prototypes and engineering models.

The manufacturer shall demonstrate the consistency between the maximum ratings and drifts specified for the hybrid circuit and those for each of the chip components.

Any deviations in the burn-in and life test temperatures as specified in the detail specification (Annex B) shall be subject to a request for deviation.

#### 7.3 Design approval (circuit type approval)

#### 7.3.1 General

The procedure for design approval of a hybrid circuit depends on the following:

- Its "non similarity" to a circuit developed or being developed for the project, or a circuit already developed and approved within the framework of a previous project.
- Its "similarity" to a circuit developed or being developed for the project, or a circuit already developed and approved within the framework of a previous project.
- The "recurrence" of a circuit which has already been used (developed, approved, manufactured) within the framework of a previous project.

Similarity shall be proposed by the manufacturer to the customer and is assessed on the basis of the HTIF and the similarity form (Annex C) that are submitted by the manufacturer and enclosed with the request for use (PAD).

## 7.3.2 Procedure for a new hybrid circuit which is "non similar" to a reference circuit

The procedure for the design approval for a new circuit which is not similar to an approved circuit shall respect the following:

- a. Four hybrids shall be manufactured with, as a minimum, an EM quality level.
- b. Electrical measurements shall be taken at ambient temperature according to Tables 2 and 4 of the detail specification, Table 3 is optional (see Annex B).
- c. The four hybrids shall be subjected to burn-in over a period of 240 h according to Table 5 of the detail specification (see Annex B).
- d. Electrical measurements shall be taken according to Tables 4, 2 and 3 of the detail specification (see Annex B).
- e. The internal water vapour content of one hybrid shall be measured according to MIL-STD-883 method 1018. Acceptance criterion:  $5\,000 \times 10^{-6}$  parts water vapour maximum at 100 °C.
- f. A DPA shall be performed on one of the four hybrids according to Annex E.

A screening reject may be used for the DPA. The observed defect shall be analysed to determine its cause (e.g. basic technology, component quality, design).

No failure allowed.

For category 1 manufacturers the DPA is optional.



- g. A life test shall be performed for a duration of 1000 h on three hybrids, in accordance with Table 7 of the detail specification (see Annex B).
- h. Electrical measurements shall be taken according to Tables 2, 3 and 6 of the detail specification (see Annex B).

No failure allowed.

i. A DPA shall be performed on one of the three hybrids submitted to life test. No failure allowed.

For category 1 manufacturers the DPA is optional.

NOTE CTA can be performed on the first flight model hybrid providing project agreement.

## 7.3.3 Procedure for a new hybrid circuit which is "similar" to a reference circuit

The procedure for the design approval of a new hybrid which is similar to an approved circuit shall be as follows:

- a. Two hybrids shall be manufactured with, as a minimum, an EM quality level.
- b. Electrical measurements shall be taken according to Tables 2 and 3 of the detail specification (see Annex B).

No failure allowed.

c. A DPA shall be performed on one of the two hybrids,  $% \left( f_{1}, f_{2}, f_{3}, f_{$ 

No failure allowed.

For category 1 manufacturers the DPA is optional.

#### 7.3.4 Procedure for a "recurrent" hybrid circuit

A hybrid circuit shall be considered to be "recurrent" when the following conditions apply:

- Its design has already been approved without any deviations (according to the procedures described in 7.3.2 or 7.3.3) for a previous project.
- Its FM version has the same references, detail specification, HTIF and list of chip component suppliers (if not included in the HTIF) as the flight hybrid produced within the framework of a previous project, taking into account alerts and deviations.
- Its conditions of use and constraints are similar in nature and severity to those for a previous project.

If all the above conditions apply, the "recurrent" hybrid circuit may be manufactured without any further design validation.

Should one of the conditions described not be met, the design shall be approved according to 7.3.2 or 7.3.3.

The customer may reject the case for a recurrent circuit if the information supplied is considered to be inadequate.





## Procurement of passive and active chips

#### 8.1 General

#### 8.1.1 Introduction

Active and passive chips form a subset of all electronic components.

Active chips are diodes, transistors, and integrated circuits supplied in the form of bare chips.

The most commonly used passive chips include resistors, capacitors and inductors.

#### 8.1.2 Selecting chip suppliers

- a. The manufacturer of the hybrid shall ensure that the selected component manufacturers conform to the requirements of ECSS-Q-60A, subclause 3.2 and the ESCC specifications.
- b. The chip component supplier can be either the chip manufacturer or a "chip processor" approved by the hybrid manufacturer.
- c. For chip components which are qualified in an "encapsulated version", it is the responsibility of the hybrid manufacturer to verify that "qualified chip components" are procured.
- d. If non-qualified components are procured, a component evaluation and approval testing programme shall be implemented according to ECSS-Q-60A, subclause 3.3.
- e. It is the responsibility of the hybrid manufacturer to demonstrate that the procured chips are reliable in the hybrid environment, i.e. the materials and processes used are compatible.

#### 8.1.3 Specifications

- a. Existing European components specification systems, i.e. ESCC and CECC or equivalent MIL, should be used.
- b. Whenever a new procurement specification is established, it shall conform to one of the existing European standardization systems.
- c. All components shall be procured according to the specifications in the PID and listed in the DCL, and all specifications shall be subject to configuration control.



d. The detail specifications for the chip components shall include the electrical parameters that have been verified during the lot characterization tests, the screening conditions, and life tests as well as aspects such as size and chip mask, when applicable.

#### 8.1.4 Requirements for chip lots

All chips shall be procured as traceable homogeneous lots.

- For active chips, a homogenous lot is defined as a unique lot with respect to diffusion, metallization and passivation processes.
- For passive chips, a homogeneous lot is defined as a unique lot with respect to firing or metallization.

#### 8.2 Procurement of passive chips

#### 8.2.1 General

- a. Each lot of passive chips shall be characterized by the supplier as follows and checked and accepted by the user:
  - 1. Conformance of the passive chip to its detail specification (e.g. size, terminations).
  - 2. Traceability and homogeneity of the lot.
  - 3. 100 % electrical measurements at ambient temperature.
  - 4. 100 % visual inspection according to ESCC 2043000, ESCC 2053000, ESCC 2093000, ESCC 2044000, ESCC 2054000, ESCC 2094000 or MIL-STD-883 method 2032 or equivalent.
- b. For each lot of passive chips, a sample shall undergo a bondability test and a lot acceptance test.

#### 8.2.2 Bondability test

The bondability test shall be performed on four chips per lot, or ten chips per family, assembled by the hybrid manufacturer, using its materials and processes. If wire bonding is used a minimum of 22 wires shall be tested.

A shear test shall then be performed on all the chips.

Results shall conform to MIL-STD-883 method 2011 for bond pull strength and MIL-STD-883 method 2019 for die shear strength.

No failure allowed.

#### 8.2.3 Lot acceptance test (LAT)

Lot acceptance test (LAT) requirements depend on the origin of the passive chips as follows:

- a. For ESCC or MIL-equivalent qualified, screened and burned-in passive chips, only ESCC LAT 3 requirements or equivalent are applicable.
- b. For all other cases, a sample batch of "n" chips shall be assembled by the hybrid manufacturer with its materials and processes. On these samples, the following sequence of tests shall be performed:
  - 1. Thermal cycling according to MIL-STD-883 method 1010 condition B, if this was not already performed during the screening tests.

10 cycles shall be performed.

- 2. Electrical measurements shall be taken before burn-in according to Tables 2, 3 and 4 of the passive chip detail specification (see Annex B). The maximum number of rejects allowed is given in Table 1 below.
- 3. The samples shall be subjected to burn-in over a period of 240 h at 125  $^{\circ}$ C.



- 4. Electrical measurements shall be taken at ambient temperature and the drift values calculated according to Tables 2 and 4 of the passive chip detail specification. The maximum number of rejects allowed is given in Table 1.
- 5. A life-test shall be performed for a period of  $1\,000$  h at 125 °C.
- 6. Electrical measurements shall be taken at 25  $^{\rm oC}$  according to Table 6 of the passive chip detail specification.

No failure allowed.

- 7. A DPA shall be performed on four samples after the life-test as defined below:
  - a visual inspection according to MIL-STD-883 method 2032;
  - a wire pull test according to MIL-STD-883 method 2011;
  - a shear test on chips according to MIL-STD-883 method 2019 or according to the PID.

No failure allowed.

The LAT acceptance criteria are given in Table 1.

NOTE Steps 1. to 7. may be carried out by a subcontractor under the responsibility of the hybrid manufacturer.

## Table 1: Sample size and acceptance criteria for LAT of passive chips

| "n"     | Number of       | of defects allowed after: |           | Number of accumulated defects for: |            |
|---------|-----------------|---------------------------|-----------|------------------------------------|------------|
| samples | Electrical test | Burn-in                   | Life test | Rejection                          | Acceptance |
| 18      | 1               | 1                         | 0         | 2                                  | 1          |
| 11      | 0               | 0                         | 0         | 1                                  | 0          |

#### 8.3 Procurement of active chips

- a. Each lot of active chips shall be characterized by the supplier as follows and checked and accepted by the user:
  - $1. \ Conformance of the active chip to its detail specification (e.g. size, masks).$
  - 2. Traceability and homogeneity of the lot.
  - 3. 100 % probe testing of the wafers at 25 °C. Chips that do not conform shall be marked.
  - 4. Visual inspection of the wafer according to:
    - MIL-STD-883 method 2010 condition A or B (integrated circuits);
    - MIL-STD-750 methods 2072 and 2073 (diodes and transistors).
  - SEM inspection according to the component technology (i.e. in case of metallization over oxide steps).
- b. Once the wafer has been scribed and diced, a 100 % visual inspection shall be carried out on the chip supplier's premises or as part of the hybrid manufacturer's incoming inspection according to the following:
  - MIL-STD-883 method 2010 condition A (integrated circuits), ESCC 2045010 (microwave devices), ESCC 2049010 (monolithic microwave devices).
  - MIL-STD-750 methods 2072 and 2073 (diodes and transistors).



- c. When radiation lot acceptance is considered necessary for a part in packaged form (lot by lot variability components), the same policy shall be applied for the part in die form.
- d. For each lot of active chips, a sample shall undergo a bondability test and user lot acceptance test (user LAT).

#### 8.3.1 Bondability test

- a. The bondability test shall be performed on four chips assembled by the hybrid manufacturer with its materials and processes.
- b. A bond pull strength test shall be performed on 22 wires (or all the wires if less) and a shear test on the four chips.
- c. For bimetallic bonding (gold-aluminium) ageing (1 h at 300 °C or the equivalent time-temperature combination with a 0,92 eV activation energy basis) shall be performed before the pull test.
- d. Results shall conform respectively to MIL-STD-883 method 2011 for bond pull strength and MIL-STD-883 method 2019 for die shear strength.

No failure allowed.

#### 8.3.2 User LAT

#### 8.3.2.1 General

User LAT is the performance of burn-in or life test and electrical measurements in order to verify the electrical characteristics of the chip lot when the chip is assembled with the hybrid manufacturer processes and package environment (which can be different from the chip manufacturer processes).

#### 8.3.2.2 User LAT requirements

Depending on the qualification of the sources, user LAT is performed according to the following requirements:

a. Qualified (ESCC or MIL) parts (family or type in packaged or non-packaged form):

User LAT is mandatory for the first lot procured according to Table 2.

For the subsequent lot, and in the case of good results on the first lot, the hybrid manufacturer is responsible for verifying the stability of the front-end manufacturing.

If this verification is satisfactory, a user LAT may be deleted providing that the option 1 lot acceptance testing is performed at a hybrid level.

b. Non-qualified parts:

User LAT is mandatory on each lot according to Table 2.

c. MMIC dies:

User LAT shall be performed either on actual MMICs or on TCVs (technological characterization vehicles present on the same wafer of the MMICs) providing that these TCV dies are designed according to the design manual of the MMIC foundry.

d. User LAT is performed, for each type of active chip and for each lot, on a batch of "n" assembled and encapsulated samples. The values for "n" and the acceptance criteria are given in Table 2 below.



## Table 2: Sample size and acceptance criteria for user LAT on active chips

| "n"             | Number of failures allowed for: |                   |                    | Number of accumulated fail-<br>ures for: |            |
|-----------------|---------------------------------|-------------------|--------------------|------------------------------------------|------------|
| samples         | Electrical test*                | Burn-in           | Life test          | Rejection                                | Acceptance |
| 38              | 3                               | 2                 | 0                  | 4                                        | 3          |
| 25              | 2                               | 1                 | 0                  | 3                                        | 2          |
| 18              | 1                               | 1                 | 0                  | 2                                        | 1          |
| 11              | 0                               | 0                 | 0                  | 1                                        | 0          |
| * Defects due t | o the assembly process a        | re not be conside | ered to be a failu | ire.                                     |            |

- e. After encapsulation, the sample batch of "n" chips shall be subjected to the following procedure:
  - 1. Serialization.
  - 2. Electrical measurements shall be taken at ambient temperatures according to Table 2 of the chip detail specification (Table 3 optional).
  - 3. Electrical measurements shall be taken before burn-in according to Table 4 of the chip detail specification, values shall be recorded.
  - 4. The samples shall be subjected to burn-in over a period of 240 h at 125  $^{\rm o}{\rm C}$  according to the chip detail specification.
  - 5. Electrical measurements shall be taken at ambient and extreme temperatures according to Tables 2 and 3 and the drift calculated according to Table 4 of the chip detail specification. The maximum number of rejects allowed is given in Table 2 above.
  - 6. A life-test shall be performed for a period of 1000 hours at  $125 \,^{\circ}C$  according to the chip detail specification.
  - 7. Electrical measurements shall be taken according to Table 6 of the chip detail specification. The maximum number of rejects allowed is given in Table 2.
  - 8. A wire pull test shall be performed according to MIL-STD-883 method 2011 on 22 wires or on all the wires if less. No failure allowed. A shear test on the assembled chips shall be performed according to MIL-STD-883 method 2019 on 4 chips. No failure allowed.
    - NOTE Steps 2. to 8. may be carried out by a subcontractor under the responsibility of the hybrid manufacturer.

#### 8.4 Procurement of hermetically encapsulated chips

- a. Hermetically encapsulated chips shall be fully characterized, screened and tested before being mounted on the film network.
- b. The hermetically encapsulated components to be used on hybrids shall be procured in accordance with ECSS-Q-60A, subclause 3.2 or fully tested and screened according to a procedure that is agreed upon by the approving authority during capability approval, and specified in the PID.
- c. Assembly tests of the packaged component shall be performed as specified in the PID.





9

## Procurement of materials and piece parts

#### 9.1 General

Materials and piece parts include:

- package, lid and cover;
- interconnection substrate,
- attachment medium;
- wires and ribbons;
- carriers and mechanical parts.

#### 9.2 Selection of materials and piece parts

- a. The hybrid manufacturer shall ensure that the selected materials and piece parts conform to the requirements in ECSS-Q-70B, Clause 5.
- b. The hybrid manufacturer is responsible for demonstrating that the procured materials and piece parts have no impact on the reliability of the passive and active parts in the hybrid environment.

#### 9.3 Specifications

- a. All materials and piece parts shall be procured according to the specifications in the PID and all specifications shall be subjected to configuration control.
- b. The procurement specification of materials and piece parts shall include, as a minimum, the following:
  - The physical and chemical characteristics guaranteed by the supplier with reference to the test methods.
  - The outgoing tests performed on each lot by the supplier with reference to the test methods and acceptance criteria.
  - The provisions for lot definition and traceability.
  - The delivery conditions.
- c. Whenever a new procurement specification is established, it shall conform to a European standardization system.



#### 9.4 Requirements for materials and piece parts

- a. All materials and piece parts shall be procured as traceable homogeneous lots.
- b. The definition of the materials and piece parts shall be specified in the procurement specification.
- c. Each material and piece part shall be submitted to an incoming inspection procedure. This incoming inspection procedure shall define the inspections and tests to be carried out to verify the characteristics guaranteed by the supplier (confidence test) and to verify the compatibility of the item with the hybrid application (user tests).



## Manufacturing and screening of hybrid circuit lots

#### 10.1 Manufacturing

All manufacturing and inspection operations shall be conducted according to the corresponding manufacturer PID.

#### 10.2 Marking

- a. Marking shall be on the body of the hybrid circuit.
- b. Apart from serialization, all marking shall be clearly visible when normal mounting procedures are followed.
- c. If a hybrid is to small too accommodate all marking, the device shall show, as a minimum, the polarity or lead identification and as much marking as is possible in the prescribed order of precedence as defined in f below.
- d. Any marking that cannot be accommodated on the cases themselves shall be shown on the individual containers, excluding the serial numbers, which shall be shown on a tag attached to one of the leads.
- e. Marking shall remain legible after all the tests specified in this Standard have been performed and shall withstand all solvents used in accordance with MIL-STD-883 method 2015.
- f. Each hybrid circuit shall be marked with the following information in the given order of precedence:
  - 1. Polarity or lead identification as defined in its detail specification (see Annex B).
  - 2. Part number as defined in its detail specification (Annex B), followed by the suffix 1 or 2, depending on the testing level.
  - 3. Manufacturing date code. A 4-digit code shall be used where :
    - the first two digits are the last two digits of the calendar year;
    - the last two digits are the number of the week in which the hybrid was encapsulated.



- 4. Serial number. This number is required only for testing level 1, and shall consist of a sequential number of two or more digits for each selected sub-lot. Serial numbers shall not be duplicated when more than one selected sub-lot has been taken from a production lot
- 5. Manufacturer's name, symbol or trade mark.
- 6. Production lot number. This is optional.
- NOTE 1 If a hybrid microcircuit contains Beryllium oxide substrates or carriers, it shall be marked with the notation: « Contains BeO ». In the case of insufficient space on the package, indicate only « BeO ».
- NOTE 2 If a hybrid microcircuit is sensitive to electrostatic discharge, a warning shall be given on the package « ESD sensitive ».

#### 10.3 Screening

- a. The screening test sequence for FM hybrid circuits shall, as a minimum, conform to the requirements of Annex D.
- b. Two nominal levels are possible: level 1 and level 2. One of these shall be chosen depending on the project's mission characteristics (e.g. quality level, in-orbit lifetime).
- c. The sequence of all tests to be performed shall be as given in Annex D unless the manufacturer has formally requested and obtained permission from the customer to deviate from this sequence.
- d. All hybrids for delivery and all hybrids used for environmental and endurance tests shall meet all of the relevant screening test sequence requirements. Any hybrid that does not meet these requirements shall be removed from the lot.

#### 10.4 Lot rejection

#### 10.4.1 Definition of failure modes

A hybrid shall be considered as having failed if it exhibits one or more of the failure modes described in this subclause 10.4.1.

#### 10.4.1.1 Parameter drift failure

A parameter drift failure is when the changes between the 0 hour and the 240 hour measurements of burn-in, based on the 0 hour reading, are larger than the specified delta limit. The acceptable delta limit is specified in Table 4 of the hybrid detail specification (see Annex B).

#### 10.4.1.2 Parameter limit failure

A limit failure is when one or more parameters exceed the limits shown in Table 2 or Table 3 of the hybrid detail specification (Annex B). Any hybrid, that exhibits a limit failure before burn-in shall be rejected, but shall not be counted when determining the lot rejection.

#### 10.4.1.3 PIND failure

A PIND failure is a hybrid which when tested according to the provisions of MIL-STD-883, Method 2020 Condition A, produces noise bursts as detected by any of the three detection systems This excludes background noise, except those caused by the shock blows, during the monitoring periods.



#### 10.4.1.4 Other Failures

A hybrid shall be considered to be a failure if any of the following occur:

- catastrophic failure,
- mechanical failure,
- handling failure,
- lost component.

#### 10.4.2 Criteria for lot rejection

- a. For parameter drift failure, if the number of failed hybrids exceeds 5 % of the number of hybrids submitted to the burn-in and electrical measurements, the lot shall be rejected.
- b. If the cumulative total of parameter drift failures (10.4.1.1) and parameter limit failures (10.4.1.2) exceeds 10 % of the number of hybrids submitted to the burn-in and electrical measurements, the lot shall be rejected.
- c. For PIND testing, the hybrids shall be submitted to testing a maximum of 5 times. After each run, defective hybrids shall be removed from the lot.

The lot may be accepted on any of the 5 runs if the percentage of defective devices is less than 1 % of the devices tested (or 1, whichever is greater).

Lots that do not meet the 1 % PDA on the  $5^{th}$  run or which at any time exceed 25 % cumulative failures shall be rejected.

#### 10.4.3 Disposition of rejected lots

Rejected lots shall be segregated and kept in bonded store for further investigation at the customer's discretion.

#### 10.5 Rework provisions

#### 10.5.1 General

All rework processes carried out on hybrid circuits shall be approved and performed in accordance with the procedures specified in the approved PID.

#### 10.5.2 Element replacement

Elements may be replaced with the following limitations:

- a. Any polymer attached element may be replaced twice at a given location on any hybrid circuit.
- b. Any metallic attached element may be replaced once at a given location.
- c. The total number of replacements shall be limited to a maximum of 10 % of the total number of elements in the hybrid circuit.
- d. Adhesive bonded substrates may be removed, replaced or put into a new package once. This restriction does not apply to substrates attached to a package using mechanical fasteners.
- e. There shall be a maximum of 4 heating cycles for element removal. It shall be demonstrated that the reliability of the remaining elements is not impacted.

#### 10.5.3 Wire re-bonding

Re-bonding of chip to substrate, substrate to package pins, and substrate pad to substrate pad wires may be performed with the following limitations:

- a. All re-bonds shall be placed on at least 50 % undisturbed metal (excluding probe marks that do not expose underlying metallization or oxide).
- b. If the first bond is not successful, no more than one re-bond attempt shall be made at the same place.



- c. Re-bonds shall not touch any area of exposed oxide caused by lifted or blistered metal.
- d. The total number of chip to substrate or substrate pad to substrate pad wire re-bondings shall be limited to a maximum of 10 % of the total number of wires on the hybrid circuit.
- e. The total number of substrate to package pin wire re-bondings shall be limited to a maximum of 15 % of the total number of wires in the hybrid circuit.

#### 10.5.4 Compound bonding

Compound bonding may be performed for gold wires only subject to the following requirements:

- a. Compound bonds shall be limited to one bond over the original bond, wire, or ribbon. When a compound bond is used to secure an existing bond, then the bond shall be non-destructively pull tested.
- b. Only monometallic compound bonds of the same size wire or ribbon may be used (i.e. the original bond wire and that used for compound bonding shall be of the same material).

#### 10.5.5 Delidding of hybrid circuits

Hybrid circuits may be delidded and relidded for rework or repair with the following conditions:

- a. The customer shall be informed before the operation.
- b. No more than one delid-relid cycle shall be performed.

Suitable screening tests shall be performed on the delidded-relidded hybrid circuits. These screening tests shall be defined at the stage when the delidding-relidding takes place and depend on the type of rework or repair performed.



## Customer inspection and review

The degree of customer involvement in the approval of documents and inspections shall be agreed between the customer and the manufacturer at the time of contract negotiation.

The customer shall approve the following documents prepared by the manufacturer:

- the detail specification for the actual hybrid circuit type;
- the PAD;
- the technology identification form (for category 2 only);
- any nonconformance documents.

The customer shall be invited to the following key inspections:

- pre-cap visual inspection;
- final acceptance of the hybrids after the performance of all tests including LAT.

The customer may delegate another authority to carry out the actual inspections in agreement with the manufacturer.



(This page is intentionally left blank)



## Lot acceptance tests for hybrid circuits

#### 12.1 General

Quality acceptance of the production of the FM hybrid circuits depends on the category of the manufacturer (category 1 or 2) as defined in Clause 5.

Lot acceptance testing shall be carried out on samples of circuits having passed a complete screening sequence. Two options are possible:

- Option 1: production lot control.
- Option 2: lines under TRB management and statistical process control.
  - NOTE A technology review board (TRB) is a formal group, at manufacturer level, where the design, materials and parts procurement, manufacturing, testing, reliability, and quality assurance functions are represented. The mission of this group is to:
    - define and implement a quality management plan for continuous quality improvement;
    - identify and analyse the new needs, improvement of the process and nonconformances;
    - define and implement the associated validation, preventive and corrective actions;
    - inform and justify the evolutions and actions taken on the hybrid production line to the approving authority.

The option chosen by the manufacturer shall be declared in the PID.

#### 12.2 Category 1 manufacturer

#### 12.2.1 Option 1: Production lot control

#### 12.2.1.1 Sampling

For each production lot of hybrid circuits, the number of samples depends on the lot size as given in Table 3 below.

For a given type of hybrid, there shall be n samples for the first production lot and n-1 samples for the subsequent production lots of the same hybrid type.



| Lot size | Sample size for the<br>1st production lot (n) | Sample size for the subse-<br>quent production lot(s) (m) |
|----------|-----------------------------------------------|-----------------------------------------------------------|
| 1 - 25   | 2                                             | 1                                                         |
| 26 - 50  | 3                                             | 2                                                         |
| 51 - 90  | 4                                             | 3                                                         |
| > 90     | 5                                             | 4                                                         |

#### Table 3: Sample size for hybrids lot acceptance tests

#### 12.2.1.2 Lot acceptance tests

The LAT samples shall be submitted to the test sequence given in Table 4 below.

|                                           | Number of samples |                    |                                                                                                                                                                             |  |
|-------------------------------------------|-------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Test sequence                             | 1st<br>lot        | Subsequent<br>lots | Test conditions                                                                                                                                                             |  |
| Internal water vapour<br>content          | 1                 | 0                  | Before delidding of reference<br>DPA sample according to<br>MIL-STD-883 Method 1018.                                                                                        |  |
| Reference DPA after<br>screening sequence | 1                 | 0                  | According to DPA sequence defined in Annex E.                                                                                                                               |  |
| Accelerated life test                     | n-1               | m                  | 1000 h life test at 125 °C<br>according to Table 7 of the<br>detail specification (Annex B)<br>(or equivalent time-temperature<br>according to MIL-STD-883<br>method 1005). |  |
| Electrical measurements                   | n-1               | m                  | According to Table 2 and<br>Table 6 of the detail<br>specification (Annex B).                                                                                               |  |
| DPA after life test                       | 1                 | 1                  | According to DPA sequence defined in Annex E.                                                                                                                               |  |

#### Table 4: Lot acceptance tests and sample size

#### 12.2.1.3 Acceptance criteria

The production lot shall be accepted if all the following conditions are fulfilled:

- The PDA of each production lot is below the limit.
- No failure on the internal water vapour content test.
- No failure on the reference DPA (in the case of the first production lot).
- No failure on the electrical measurements after the life-test.
- No failure on the DPA sample submitted to life test.

#### 12.2.1.4 Manufacturer pending approval by the approving authority

For a manufacturer pending capability approval, the lot(s) produced and approved according to the procedure described above shall not be delivered to the project until the approving authority has approved the production line.



## 12.2.2 Option 2: Lines under TRB management and statistical process control

#### 12.2.2.1 General

- a. Category 1 manufacturers using this option shall implement a TRB management and statistical process control system that is approved by the approving authority.
- b. Also, Category 1 manufacturers using this option shall establish a statistical process control on the main processes of the manufacturing line.
- c. The Ppk of a process is the long-term capability of the process which reflects the process centering and variability with respect to specification requirements.

Ppk is defined as follows:

$$Ppk = \min\left\{\frac{(Ts - m)}{3\sigma}, \frac{(m - Ti)}{3\sigma}\right\}$$

where

*Ts* is the upper limit of the specification;

- *m* the mean value;
- *Ti* the lower limit of the specification;
- $\sigma$  the standard deviation.

NOTE See also bibliography (references [6] and [7]).

The higher the Ppk number, the more capable the process. A Ppk value higher than 1,33 is required to demonstrate capability of each process.

Under these conditions, and after approval by the approving authority, a lot acceptance test of the hybrids can be applied to the hybrid technological family (see Annex F for definition and examples) through a standard evaluation circuit (SEC) with the conditions given in 12.2.2.2 to 12.2.2.4.

#### 12.2.2.2 Sampling a standard evaluation circuit (SEC)

For each set of production lots grouped in one representative production lot, 1% of all hybrid circuits concerned are sampled with a minimum of one sample manufactured within a maximum period of 6 months.

#### 12.2.2.3 Production lot acceptance tests

The SEC samples shall be submitted to the test sequence given in Table 5 below.



| Test sequence              | SEC number<br>of samples | Test conditions                          |
|----------------------------|--------------------------|------------------------------------------|
| Seal test                  | 1 %                      | MIL-STD-883/1014 A2                      |
|                            |                          | MIL-STD-883/1014 C                       |
| PIND test                  | 1 %                      | MIL-STD-883 / 2020 A                     |
| Thermal cycling            | 1 %                      | MIL-STD-883 / 1010                       |
|                            |                          | (-55 °C - 125 °C for 100 cycles)         |
| External visual inspection | 1 %                      | MIL-STD-883 / 2009.8                     |
| Seal test                  | 1 %                      | MIL-STD-883 / 1014 A2                    |
|                            |                          | MIL-STD-883 / 1014 C                     |
| PIND test                  | 1 %                      | MIL-STD-883/ 2020 A                      |
| Internal visual            | 1 %                      | MIL-STD-883 / 2017 S                     |
| inspection                 |                          | MIL-STD-883 / 2010 A                     |
|                            |                          | MIL-STD-750 / 2072<br>MIL-STD-750 / 2073 |
| Bond pull test             | 1 % (50 % wires)         | MIL-STD-883 / 2011                       |
| Die shear test             |                          |                                          |
| Die snear test             | 1 % (50 % chips)         | MIL-STD-883 / 2019                       |
| High temperature           | 1 %                      | (1h at 300 °C or equivalent              |
| storage                    |                          | time-temperature as defined in 8.3.1)    |
| Bond pull test             | 1% (remaining<br>wires)  | MIL-STD-883 / 2011                       |

#### Table 5: Production acceptance tests and sampling

#### 12.2.2.4 Acceptance criteria

The representative production lot shall be accepted if all the following conditions are fulfilled:

- The PDA on each representative production lot is below the limit.
- The SPC performed during the manufacturing of the representative production lot are under the fixed limits.
- There is no failure in the bond pull test and shear test.
- There is no failure in the seal test and PIND test after ageing.

#### 12.3 Category 2 manufacturer (validated for the project)

Figure 2 illustrates the sequence of lot acceptance tests for the first production lot.

For subsequent lots and on condition that the test results for the initial lots are satisfactory, the lot acceptance procedure (category 1 manufacturer, option 1) according to 12.2.1 shall be applied for each type.

The specifications and conditions for the tests required are given in Table 6.





a category 2 manufacturer



| Test No. | Test designation                                                                                                                                                                                         | Applicable<br>specification<br>MIL-STD-883                                                           | Comments                                                         |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| 0        | Electrical measurements at<br>3 temperatures (ambient,<br>high and low)                                                                                                                                  |                                                                                                      | According to detail specification                                |
| 1        | Vibrations                                                                                                                                                                                               | Method 2007 condition A                                                                              | Along X and Y axis                                               |
| 2        | Constant acceleration or<br>mechanical shocks                                                                                                                                                            | Method 2001 condition or<br>Method 2002 condition B<br>(see NOTE 4 Annex D)                          | Along Y1 axis<br>Along Y1 axis<br>(substrate attach<br>strength) |
| 3        | Thermal cycling                                                                                                                                                                                          | Method 1010 condition B                                                                              | 100 cycles                                                       |
| 4        | Life test                                                                                                                                                                                                | Method 1005                                                                                          | Project LAT extended to 2000 h at $125 ^{\circ}\text{C}$         |
| 5        | DPA shall be conducted on<br>1 reference piece and 3<br>pieces (SG1, SG2, and<br>SG3) according to Annex E.<br>In addition, this test<br>sequence shall be conducted<br>on one piece from SG1 or<br>SG2: |                                                                                                      |                                                                  |
|          | - marking permanency;                                                                                                                                                                                    | Method 20015                                                                                         |                                                                  |
|          | - lead integrity;                                                                                                                                                                                        | Method 2004 condition B2                                                                             |                                                                  |
|          | - solderability;                                                                                                                                                                                         | Method 2003                                                                                          |                                                                  |
|          | - internal water vapour<br>content.                                                                                                                                                                      | Method 1018 procedure 1<br>$5000 \times 10^{-6}$ parts water<br>vapour maximum at<br>$100 ^{\circ}C$ |                                                                  |

#### Table 6: Definition of tests



## Hybrid delivery and data package

#### 13.1 General

The delivery of hybrid items shall be agreed with the customer at the contract negotiation stage. In general, delivery shall include the following items:

- the delivery lot;
- documentation conforming to the requirements of subclause 13.2.

#### 13.2 Data documentation

#### 13.2.1 General

Each delivery of a hybrid shall include a data documentation package. If one is not delivered, all data shall be retained by the manufacturer for a minimum of 5 years, during which time it shall be available to the customer for review upon request.

Depending on the testing level and lot acceptance testing specified, this package shall be agreed with the customer and constitute the following:

- Cover Sheet (or sheets).
- Certificate of conformity (COC).
- MIP reports.
- RFWs, RFDs, NCRs.
- CTA test data (if applicable).
- Burn-in and electrical measurement data with delta values.
- Lot acceptance test data including DPA reports (when applicable).
- PDA calculation.
- Photographs and X-ray pictures on request.

#### 13.2.2 Cover sheets

 $The \ cover \ sheet (s) \ of \ the \ data \ documentation \ package \ shall \ include \ as \ a \ minimum:$ 

- Manufacturer's name and location of manufacturing plant.
- Date and manufacturer's signature.
- Hybrid circuit type identification.
- Reference to the generic and detail specification, including issue and date.



- Reference to the manufacturing dossier.
- Lot identification.
- Reference to the purchase order.

#### 13.2.3 Certificate of conformity

The certificate of conformity shall include as a minimum:

- Manufacturer's name and location of manufacturing plant.
- Date and manufacturer's QA signature.
- Serial numbers of hybrids delivered.
- Reference to the applicable PID including issue and date.
- Reference to the detail specification, including issue and date.

#### 13.3 Packaging and despatch

Hybrids shall be packaged and despatched in accordance with the requirements of ESCC 20600.



## Annex A (normative)

## Hybrid circuit technology identification form

#### Hybrid circuit technology identification form (HTIF)

| Project:                        |                  |                                         |
|---------------------------------|------------------|-----------------------------------------|
| Manufacturer/country:           |                  |                                         |
| HTIF reference:                 | <b>Revision:</b> | Date:                                   |
| Hybrid circuit identification   | I                |                                         |
| Hybrid name:                    |                  |                                         |
| Hybrid reference or code:       |                  |                                         |
| Function:                       |                  |                                         |
| Maximum power dissipation:      |                  |                                         |
| Maximum frequency of operation: |                  |                                         |
|                                 | Hybrid ma        | nufacturer product assurance<br>manager |
| Name:                           |                  |                                         |
| Date:                           |                  |                                         |
| Signature:                      |                  |                                         |



#### 1. Substrate(s)

|                                                                                                                    | Confo | PID<br>rmance<br>C) | If NC, references of specifications related to the material/process |
|--------------------------------------------------------------------------------------------------------------------|-------|---------------------|---------------------------------------------------------------------|
| Material                                                                                                           | C(1)  | NC(2)               |                                                                     |
| Supplier                                                                                                           | С     | NC                  |                                                                     |
| Number of substrates in the package                                                                                | С     | NC                  |                                                                     |
| $\begin{array}{l} \text{Dimensions} \ (\text{mm}) \\ \text{L} \ \times \ \text{W} \ \times \ \text{T} \end{array}$ | С     | NC                  |                                                                     |

Comments

## Important: Indicate clearly if beryllium oxide is used as substrate or carrier material

#### 2. Conductors

#### 2.1 Thin film

|                                                      |   | PID<br>ormance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|------------------------------------------------------|---|-----------------------|---------------------------------------------------------------------------|
| Deposition process                                   | С | NC                    |                                                                           |
| Material                                             | С | NC                    |                                                                           |
| Minimum (design) conductor<br>width (mm)             | С | NC                    |                                                                           |
| Minimum (design) distance<br>between conductors (mm) | С | NC                    |                                                                           |
| Comments                                             |   |                       |                                                                           |

#### 2.2 Thick film

|                                                      | PID<br>Conformance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|------------------------------------------------------|---------------------------|---------------------------------------------------------------------------|
| Material                                             | C NC                      |                                                                           |
| Type and Supplier                                    | C NC                      |                                                                           |
| Number of layers                                     | C NC                      |                                                                           |
| Minimum (design) conductor<br>width (mm)             | C NC                      |                                                                           |
| Minimum (design) distance<br>between conductors (mm) | C NC                      |                                                                           |
| Via's dimensions (mm)                                | C NC                      |                                                                           |
| Comments                                             | I                         |                                                                           |



#### 3. Resistors

|                      | PID<br>Conformance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|----------------------|---------------------------|---------------------------------------------------------------------------|
| Material             | C NC                      |                                                                           |
| Resistivity (ohm/□)  | C NC                      |                                                                           |
| Number of resistors) | C NC                      |                                                                           |
| Trimming method      | C NC                      |                                                                           |
| Comments             | I                         |                                                                           |

#### 3.2 Thick film

|                                                 |   | PID<br>formance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|-------------------------------------------------|---|------------------------|---------------------------------------------------------------------------|
| Material/Type                                   | С | NC                     |                                                                           |
| Supplier                                        | С | NC                     |                                                                           |
| Minimum and maximum resistivity $(\Omega/\Box)$ | С | NC                     |                                                                           |
| Number of resistors for each resistivity        | С | NC                     |                                                                           |
| Resistors printed on dielectric                 | С | NC                     |                                                                           |
| Trimming method                                 | С | NC                     |                                                                           |

Comments

#### 4. Dielectric/overglaze layers

#### 4.1 Thin film

|                  |   | PID<br>formance<br>(C) | If NC references of specifications related to the material/process |
|------------------|---|------------------------|--------------------------------------------------------------------|
| Material/Type    | С | NC                     |                                                                    |
| Use (see Note 3) | С | NC                     |                                                                    |
| Comments         |   |                        |                                                                    |

#### 4.2 Thick film

|                  | Con | PID<br>formance<br>(C) | If NC, references of specifications related to the material/process |
|------------------|-----|------------------------|---------------------------------------------------------------------|
| Material/Type    | С   | NC                     |                                                                     |
| Supplier         | С   | NC                     |                                                                     |
| Use (see Note 3) | С   | NC                     |                                                                     |
| Comments         |     |                        |                                                                     |



| Chip type (See Note 4)                                                                            |                                |                                                                           |
|---------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------|
| Chip size (mm)                                                                                    |                                |                                                                           |
| Metallization of chip<br>termination                                                              |                                |                                                                           |
|                                                                                                   |                                |                                                                           |
|                                                                                                   | PID<br>Conformance<br>(C)      | If NC, references of<br>specifications related to<br>the material/process |
| Chip type                                                                                         | C NC                           |                                                                           |
| Method of mechanical attachment                                                                   | C NC                           |                                                                           |
| Material                                                                                          | C NC                           |                                                                           |
| Supplier                                                                                          | C NC                           |                                                                           |
| Maximum chip size                                                                                 | C NC                           |                                                                           |
| Method of electrical                                                                              | C NC                           |                                                                           |
|                                                                                                   |                                |                                                                           |
| Comments<br>(see also Part 10 of this<br>form)                                                    |                                |                                                                           |
| (see also Part 10 of this                                                                         | PID                            | If NC, references of                                                      |
| (see also Part 10 of this                                                                         | PID<br>Conformance<br>(C)      | If NC, references of<br>specifications related to<br>the material/process |
| (see also Part 10 of this<br>form)                                                                | Conformance                    | specifications related to                                                 |
| (see also Part 10 of this                                                                         | Conformance<br>(C)             | specifications related to                                                 |
| (see also Part 10 of this<br>form)<br>Chip type<br>Method of mechanical                           | Conformance<br>(C)<br>C NC     | specifications related to                                                 |
| (see also Part 10 of this<br>form)<br>Chip type<br>Method of mechanical<br>attachment             | Conformance<br>(C)CNCCNC       | specifications related to                                                 |
| (see also Part 10 of this<br>form)<br>Chip type<br>Method of mechanical<br>attachment<br>Material | Conformance<br>(C)CNCCNCCNCCNC | specifications related to                                                 |



| 6. Mounting of active chips                    |                           |                                                                           |
|------------------------------------------------|---------------------------|---------------------------------------------------------------------------|
| Chip type (see Note 5)                         |                           |                                                                           |
| Chip size (mm)                                 |                           |                                                                           |
| Metallization back side of chip                |                           |                                                                           |
| Metallization top side of chip<br>(see Note 6) |                           |                                                                           |
|                                                |                           |                                                                           |
|                                                | PID<br>Conformance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
| Chip type                                      | C NC                      |                                                                           |
| Method of mechanical attachment                | C NC                      |                                                                           |
| - Material                                     | C NC                      |                                                                           |
| - Supplier                                     | C NC                      |                                                                           |
| - Maximum chip size                            | C NC                      |                                                                           |
| Use of a carrier                               |                           |                                                                           |
| - Material<br>- Size (mm)                      | C NC                      |                                                                           |
| - Supplier                                     |                           |                                                                           |
| Method of electrical connection                | C NC                      |                                                                           |
| Comments<br>(see also Part 10 of this<br>form) |                           |                                                                           |
|                                                | PID                       | If NC, references of                                                      |
|                                                | Conformance<br>(C)        | specifications related to the material/process                            |
| Chip type                                      | C NC                      |                                                                           |
| Method of mechanical attachment                | C NC                      |                                                                           |
| - Material                                     | C NC                      |                                                                           |
| - Supplier                                     | C NC                      |                                                                           |
| - Maximum chip size                            | C NC                      |                                                                           |
| Use of a carrier                               |                           |                                                                           |
| - Material                                     | C NC                      |                                                                           |
| - Size (mm)                                    |                           |                                                                           |
| - Supplier                                     |                           |                                                                           |
| Method of electrical<br>connection             | C NC                      |                                                                           |
| Comments<br>(see also Part 10 of this<br>form) |                           |                                                                           |



| 7. Mounting of encapsulated components         |   |                           |                                                                           |  |
|------------------------------------------------|---|---------------------------|---------------------------------------------------------------------------|--|
| Components type                                |   |                           |                                                                           |  |
| Package type                                   |   |                           |                                                                           |  |
| Metallization                                  |   |                           |                                                                           |  |
|                                                |   | PID<br>Conformance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |  |
| Method of mechanical attachment                |   | C NC                      |                                                                           |  |
| - Material                                     |   | C NC                      |                                                                           |  |
| - Supplier                                     |   | C NC                      |                                                                           |  |
| - Maximum part size                            |   | C NC                      |                                                                           |  |
| Method of electrical connection                |   | C NC                      |                                                                           |  |
| Comments<br>(see also Part 10 of this<br>form) | L | 1                         |                                                                           |  |

## 8. Wire bonding

|                             | PID<br>Conformance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|-----------------------------|---------------------------|---------------------------------------------------------------------------|
| Wire material               | C NC                      |                                                                           |
| Supplier                    | C NC                      |                                                                           |
| Wire diameter (µm)          | C NC                      |                                                                           |
| Bonding method (see Note 7) | C NC                      |                                                                           |

#### Comments

#### 8.2 From passive chips to substrate

|                    | Con | PID<br>formance<br>(C) | If NC, references of specifications related to the material/process |
|--------------------|-----|------------------------|---------------------------------------------------------------------|
| Wire material      | С   | NC                     |                                                                     |
| Supplier           | С   | NC                     |                                                                     |
| Wire diameter (µm) | С   | NC                     |                                                                     |
| Bonding method     | С   | NC                     |                                                                     |
| Comments           | •   |                        |                                                                     |

#### 8.3 From substrate to package posts/leads

| 0.0 ITOM Substrate to package posts/reads |             |                           |
|-------------------------------------------|-------------|---------------------------|
|                                           | PID         | If NC, references of      |
|                                           | Conformance | specifications related to |
|                                           | (C)         | the material/process      |
|                                           | •           |                           |



| Wire material           | С | NC |  |
|-------------------------|---|----|--|
| Supplier                | С | NC |  |
| Wire diameter $(\mu m)$ | С | NC |  |
| Bonding method          | С | NC |  |

Comments

#### 8.4 From substrate to substrate

|                         | C        |   | PID<br>formance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|-------------------------|----------|---|------------------------|---------------------------------------------------------------------------|
| Wire material           | (        | C | NC                     |                                                                           |
| Supplier                | (        | C | NC                     |                                                                           |
| Wire diameter $(\mu m)$ | (        | C | NC                     |                                                                           |
| Bonding method          | (        | C | NC                     |                                                                           |
| Comments                | <u>_</u> |   |                        |                                                                           |

#### 9. Encapsulation

|                                         | PID<br>Conformance<br>(C) | If NC, references of<br>specifications related to<br>the material/process |
|-----------------------------------------|---------------------------|---------------------------------------------------------------------------|
| Package type (see Note 8)               | C NC                      |                                                                           |
| Body (bottom-frame)<br>- base material  | C NC                      |                                                                           |
| - plating material/type (see<br>Note 9) |                           |                                                                           |
| Leads<br>- base material                | C NC                      |                                                                           |
| - plating material/type                 |                           |                                                                           |
| Lid/Cover<br>- base material            | C NC                      |                                                                           |
| - plating material/type                 |                           |                                                                           |
| External dimensions (mm)                | C NC                      |                                                                           |
| Number of leads                         | C NC                      |                                                                           |
| Feed-through type (see                  | C NC                      |                                                                           |
| Note 10)                                | C NC                      |                                                                           |
| Supplier                                | C NC                      |                                                                           |

|                                        | PID<br>Conformanc<br>(C) | e If NC, references of<br>specifications related to<br>the material/process |
|----------------------------------------|--------------------------|-----------------------------------------------------------------------------|
| Substrate to package attachment method | C NC                     |                                                                             |
| Material                               | C NC                     |                                                                             |
| Supplier                               | C NC                     |                                                                             |
| Sealing method                         | C NC                     |                                                                             |
| Comments                               | l l                      |                                                                             |



#### 10. Added-on component list

|               |          |      | Total number |          |          |
|---------------|----------|------|--------------|----------|----------|
|               | Function | Туре | per type     | Supplier | Comments |
| Passive chips |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
| Active chips  |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
| Encapsulated  |          |      |              |          |          |
| components    |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
| Miscellaneous |          |      |              |          |          |
| wiscenaneous  |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |
|               |          |      |              |          |          |



#### 11. Hybrid circuit topography

Enclose a photograph of the hybrid circuit showing the substrate(s) and all conductor patterns and active or passive elements deposited on it, as well as the semiconductor dies, as applicable (format ~  $20 \text{ cm} \times 27 \text{ cm}$ ).

This requirement can also be satisfied by the manufacturer's assembly drawing with a minimum magnification of  $10\times$ .

#### Notes:

- 0: General: write NA for not applicable information.
- 1: C = in conformance with the relevant PID.
- 2: NC = no conformance with the relevant PID.
- 3: Indicate whether used, for example, for multilayer construction, capacitor realization, resistors overglaze, wire cross-over protection.
- 4: Passive chip type, can include:
  - chip capacitor (for example multilayer ceramic capacitor chip, tantalum chip capacitor other type);
  - chip resistor (for example thick film resistor chip (e.g. Alumina), thin film resistor chip (e.g. Alumina, Silicon);
  - miniature coils (e.g. inductor chip, transformer);
- 5: Active chip type, e.g. diode, transistor, integrated circuit.
- 6: Indicate whether the chip surface is passivated.
- 7: Wire bonding method can be, for example, thermocompression, ultrasonic, thermosonic, parallel gap welding.
- 8: Package type can be, for example, metallic or ceramic or platform plug-in, solid sidewall plug-in, flat pack.
  - Indicate also if low power or high power.
- 9: Plating type can be, for example, electrolytic or electroless.
- 10: Feed-through type: for glass-to-metal seals, indicate if matched seals or compression seals.



(This page is intentionally left blank)



## Annex B (normative)

## Format of the detail specification of a hybrid circuit

The detail specification for each type of hybrid circuit shall constitute the tables and figures described below.

The detail specification shall include a version index and a change form for configuration management.

A cover page shall include a brief definition of the function performed and the product's technological characteristics.

#### Table 1Maximum ratings

This table shall include the limiting electrical, mechanical and thermal parameters. In particular, it shall specify the recommended methods for mounting the hybrid to the next level of assembly.

The maximum values for the assembly process time and temperature shall be specified. ESD sensitivity shall also be mentioned if applicable.

Radiation tolerance shall be mentioned if applicable.

Table 2Electrical measurements at ambient temperature with<br/>static and dynamic parametersThis table shall list the parameters measured, their units,<br/>symbol, measurement conditions, and minimum and<br/>maximum values.

Table 3Electrical measurements at high and low<br/>temperaturesThe high and low temperature values are by default<br/>+125 °C and -55 °C.

## Table 4Parameter driftsThis table shall list the electrical parameters before and<br/>after burn-in with the maximum drift allowed.



## Table 5 Burn-in conditions This table shall list the oven temperature and power

applied to comply with Note 8 of Annex D. This table shall be completed by a diagram defining the circuit excitation conditions.

Table 6Electrical measurements after endurance testsThis table shall list the parameters measured, and the<br/>minimum and maximum values tolerated, after the life test<br/>at the ambient temperature and at high and low<br/>temperatures.

# Table 7Life-test conditionsThis table shall list the oven temperature and power<br/>applied to comply with Note 8 of Annex D.<br/>A diagram defining the electrical excitation conditions, if<br/>these are different from Table 5, shall complete this table.Table 2Content of the DDA

#### Table 8Content of the DPAs

- Figure 1 Drawing of package and dimensions with tolerance indications.
- Figure 2 Electrical diagram with assignment of inputs and outputs.



## Annex C (normative)

## Similarity form

The similarity form shall be used in combination with the hybrid circuit technology identification form (HTIF) for the purpose of determining whether design approval for the new circuit may be acquired through similarity with a previously approved circuit type (referred to as the reference circuit).

| Identification       | New circuit | <b>Reference</b> circuit |
|----------------------|-------------|--------------------------|
| Type-reference       |             |                          |
|                      |             |                          |
| Year of manufacture  |             |                          |
|                      |             |                          |
| Detail specification |             |                          |
|                      |             |                          |
| HTIF                 |             |                          |
|                      |             |                          |

| Description of the electrical function New circuit |      |  |  |  |  |
|----------------------------------------------------|------|--|--|--|--|
|                                                    |      |  |  |  |  |
|                                                    |      |  |  |  |  |
|                                                    |      |  |  |  |  |
| Reference circ                                     | euit |  |  |  |  |
|                                                    |      |  |  |  |  |
|                                                    |      |  |  |  |  |



| Similarity criteria                                                                                     | New circuit | Reference circuit |
|---------------------------------------------------------------------------------------------------------|-------------|-------------------|
| Maximum power density                                                                                   |             |                   |
| Maximum use frequency                                                                                   |             |                   |
| Maximum voltage                                                                                         |             |                   |
| Maximum current                                                                                         |             |                   |
| Number of discrete active chips mounted                                                                 |             |                   |
| Number of integrated circuit chips mounted                                                              |             |                   |
| Number of passive chips mounted                                                                         |             |                   |
| Maximum size of active chips                                                                            |             |                   |
| Maximum size of passive chips<br>(specify the type)                                                     |             |                   |
| Maximum electrical charge for the<br>most stressed chips                                                |             |                   |
| Maximum electrical charge on the<br>technological level (e.g. wires,<br>dielectric, printed conductors) |             |                   |
|                                                                                                         |             |                   |



## Annex D (normative)

## Sequence of screening tests

## Final production step except encapsulation

## ▼

| Test<br>no. | Inspection and screening test | Specification and<br>test method               | Test condition           | Sample<br>size | Testing<br>level<br>1 | Testing<br>level<br>2 |
|-------------|-------------------------------|------------------------------------------------|--------------------------|----------------|-----------------------|-----------------------|
| 1           | Thermographic                 | See Note 1                                     |                          | 1 piece        | R                     |                       |
| 2           | Non-destructive<br>bond pull  | MIL-STD-883<br>Method 2023                     |                          | 100 %          | 0                     |                       |
| 3           | Pre-seal burn-in              | See Note 2                                     | See detail specification | 100 %          | 0                     | 0                     |
| 4           | Electrical test               | According to<br>manufacturing<br>specification |                          | 100 %          | 0                     | 0                     |
| 5           | Photograph of circuit         | See Note 3                                     |                          | 1 piece        | 0                     |                       |
| 6           | Pre-cap visual<br>inspection  | MIL-STD-883<br>Method 2017<br>Class K          |                          | 100 %          | R                     | R                     |

Key: R = Required

O = Optional

Vacuum bake-out: according to PID



#### **Encapsulation** / according to PID

#### Testing Testing Test Inspection and Specification Test Sample level level screening test and test method condition size $\mathbf{2}$ no. 1 7 Stabilization bake MIL-STD-883 Condition B 100~%0 0 Method 1008 72 hours MIL-STD-883 Condition B 8 Thermal cycling 100~%R R 10 cycles Method 1010 MIL-STD-883 9 Mechanical shock or Y1 axis only 100~%R R Method 2002 or (see Note 4) constant acceleration 2001 MIL-STD-883 10 Particle impact noise Condition A 100~%R R detection (PIND) Method 2020 (see Note 5) specification MIL-STD-883 11 Fine leak Condition A2 100~%0 0 Method 1014 (see Note 6) 12Gross leak MIL-STD-883 Condition C1 100~%0 0 Method 1014 or C2 (see Note 6) 13Physical dimensions MIL-STD-883 See Note 7 3 hybrids R R Method 2016 O = Optional Key: R = Required

## V

#### Marking and serialization

### **V**

(continued)



| Test<br>No. | Inspection and screening test                          | Specification<br>and test<br>method               | Test condition         | Sample<br>size | Testing<br>level<br>1      | Testing<br>level<br>2 |
|-------------|--------------------------------------------------------|---------------------------------------------------|------------------------|----------------|----------------------------|-----------------------|
| 14          | Pre burn-in electrical measurements                    | Detail<br>specification<br>Table 4 and<br>Table 2 | Ambient<br>temperature | 100 %          | R<br>Read<br>and<br>record | R<br>Go/no<br>go      |
| 15          | Burn-in                                                | Detail<br>specification                           | Table 5<br>See Note 8  | 100 %          | R<br>240 h                 | R<br>168 h            |
| 16          | Parameter drift calculation                            | Detail<br>specification<br>Table 4                |                        | 100 %          | R<br>Read<br>and<br>record |                       |
| 17          | Electrical<br>measurements<br>ambient temperature      | Detail<br>specification<br>Table 2                |                        | 100 %          | R<br>Read<br>and<br>record | R<br>Go/no<br>go      |
| 18          | Electrical<br>measurements high<br>and low temperature | Detail<br>specification<br>Table 3                |                        | 100 %          | R<br>Read<br>and<br>record | R<br>Go/no<br>go      |
| 19          | Radiographic<br>inspection                             | MIL-STD-883<br>Method 2012                        | See Note 9             | 100 %          | R                          | R                     |
| 20          | Fine leak                                              | MIL-STD-883<br>Method 1014                        | Condition A2           | 100 %          | R                          | R                     |
| 21          | Gross leak                                             | MIL-STD-883<br>Method 1014                        | Condition C1<br>or C2  | 100 %          | R                          | R                     |
| 22          | External visual inspection                             | MIL-STD-883<br>Method 2009.8                      |                        | 100 %          | R                          | R                     |

Key: R = Required

O = Optional





#### 1. Thermographic test

This test is only applicable to hybrid circuits where thermal studies or design approval tests during CTA activities have indicated the existence of hot spots at maximum rated power.

A hot spot is defined as a point at which the delta temperature between the surface and the case is higher than  $30 \,^{\circ}C$  for active components, or higher than  $60 \,^{\circ}C$  for passive components.

Lot by lot, a suitable evaluation method shall be used to evaluate the temperature reached by the critical components when powered and thus demonstrate thermal resistance reproducibility throughout the assembly process.

If an infrared microscope is used, the circuit shall be coated to obtain a uniform emissivity factor from the metallization surfaces.

This test is destructive.

#### 2. **Pre-seal burn-in**

Pre-seal burn-in is optional. If performed, the test procedure, the environment and duration shall be approved as part of the line capability approval activity by the approving authority.

Pre-seal burn-in shall be performed in an inert atmosphere. The total burn-in time shall not be less than 240 h and may be divided between pre-seal burn-in and post-seal burn-in, provided that the latter lasts 144 h or more.

#### 3. **Photograph of circuits**

If a photograph is not made here, it shall be done during the CTA or during the manufacturing of the first production lot.

Magnification shall be such that the layout can be easily identified.

The same circuit shall also be photographed at a magnification at which the chip surface pattern is easily identifiable.

#### 4. Conditions for constant acceleration or mechanical shock

The test conditions are a function of the hybrid package size as follows:

| Hybrid package size                                             | <b>Constant</b> acceleration | Mechanical shock                 |  |  |
|-----------------------------------------------------------------|------------------------------|----------------------------------|--|--|
| Up to 25,4 mm $\times$ 25,4 mm                                  | 10 000 g<br>(Condition B)    | 1500 g - 0.5 ms<br>(Condition B) |  |  |
| From 25,4 mm $\times$ 25,4 mm<br>Up to 25,4 mm $\times$ 50,8 mm | 5000g (Condition A)          | 1500 g – 0,5 ms<br>(Condition B) |  |  |
| Above 25,4 mm $\times$ 50,8 mm                                  | Not applicable               | $1000g~-~0,5~{ m ms}$            |  |  |

These conditions can be modified on a case by case basis through a duly justified RFD (request for deviation).

#### 5. **Test condition for PIND**

This test may be waived by the approving authority in the case of internally coated hybrids.

#### 6. Leak tests

Pressurization and time shall depend on the package sizes according to MIL-STD-883 Method 1014. The exact test condition should be as specified in the PID.

This test can be performed, at this point in the sequence, at the manufacturer's discretion.



#### 7. **Physical dimensions**

Physical dimension measurements may be omitted where the hybrid manufacturer is also the customer.

#### 8. Burn-in test

Taking into account the power applied, the oven temperature shall be defined so that the junction temperature of the most stressed active chip component shall be between  $125 \,^{\circ}C$  and  $150 \,^{\circ}C$ . If another temperature is selected, the burn-in duration shall be adjusted according to MIL-STD-883 method 1015.

#### 9. Radiographic inspection

This inspection may be performed at any point during the test sequence. The performance of this test depends on the technology.

This test can be omitted only in the case of aluminium wires and epoxy bonding of chips.



(This page is intentionally left blank)



## Annex E (normative)

## **DPA** test sequence

DPA test sequence depends on the technology and shall be performed according to the following methods:

| External visual inspection                                 | MIL-STD-883 Method 2009.8                                                                                                    |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| X-rays (if soldered items<br>or gold wires are<br>present) | MIL-STD-883 Method 2012                                                                                                      |
| SAM inspection                                             | MIL-STD-883 Method 2030                                                                                                      |
| Seal test                                                  | MIL-STD-883 Method 1014 Condition A2 – Condition C                                                                           |
| PIND test                                                  | MIL-STD-883 Method 2020 Condition A                                                                                          |
| Internal visual inspection                                 | MIL-STD-883 Method 2017 Class K<br>MIL-STD-883 Method 2010 Condition A<br>MIL-STD-750 Method 2072<br>MIL-STD-750 Method 2073 |
| SEM inspection                                             | MIL-STD-883 Method 2018 (Provide photos of typical assemblies and possible anomalies)                                        |
| Bond pull test                                             | MIL-STD-883 Method 2011 Condition D (Pull all wires)                                                                         |
| Die shear test                                             | MIL-STD-883 Method 2019 (Shear all chips)                                                                                    |



(This page is intentionally left blank)



## Annex F (informative)

## **Technological family**

#### F.1 Definition of a technological family

A hybrid technology family includes all the hybrids manufactured with the same materials and processes and the same assembly sequence (flow chart) defined in the PID.

The aspect of electrical function is not taken into account; only the manufacturing processes using the same materials and the same manufacturing equipment are considered.

#### F.2 Example of a hybrid technological family

Hybrids are considered to be part of the same technological family if they have the following characteristics:

- Use a plug-in package of a defined material manufactured by manufacturer A.
- Use thick film processing on substrates (manufacturer B) with C, D, E inks and manufacturing equipment U.
- Have gluing of substrates using glue F and manufacturing equipment V.
- Have conductive gluing of parts using glue G and manufacturing equipment W.
- Have non-conductive gluing of parts using glue H and manufacturing equipment W.
- Have wiring by thermosonic bonding using 25  $\mu m$  gold wire (manufacturer I) and manufacturing equipment X.
- Have wiring by ultrasonic bonding using 25 µm aluminium wire (manufacturer J) and manufacturing equipment Y.
- Have sealing by parallel seam welding using machine Z.

In a family, the most complex hybrids are candidates for being representative of that technological family.



## F.3 Associated statistical process control (SPC) on processes and examples of parameters or characteristics under control

SPC on thick film substrate manufacturing:

- on process parameters, e.g. machine settings, temperature profile,
- on product, e.g. layer adhesion, resistivity, dimensions.

SPC on active and passive parts gluing:

• on process parameters, e.g. machine settings, curing cycle,

• on product, e.g. shear test.

SPC on thermosonic or ultrasonic bonding wiring:

- on process parameters, e.g. machine settings,
- on product, e.g. footprint dimension, bond pull test, breakdown category. SPC on gluing of substrates:
- on process parameters, e.g. machine settings, curing cycle,
- on product, e.g. shear test.

SPC on sealing with parallel seam machine:

- on process parameters, e.g. machine settings, baking profile,
- on product, e.g. seal test, internal water vapour content test.



#### Bibliography

- [1] ESA-PSS-01-606, The capability approval programme for hermetic thickfilm hybrid microcircuits
- [2] ESA-PSS-01-605, Capability approval programme for hermetic thin-film hybrid microcircuits
- [3] ESA-PSS-01-612, Capability approval programme for microwave hybrid integrated circuits (MHICs)
- [4] ESA-PSS-01-607, Check list for thick-film hybrid microcircuits manufacturer and line survey
- [5] ESA-PSS-01-611, Check list for thin-film hybrid microcircuits manufacturer and line survey
- [6] Introduction to Statistical Process Control, Douglas C. Montgomery, John Wiley and Sons.
- [7] Appliquer la maitrise statistique des procédés MSP/SPC, Maurice Pillet,  $2^{nd}$  Edition, Editions d'organisation.



(This page is intentionally left blank)



#### ECSS Change Request / Document Improvement Proposal

A Change Request / Document Improvement Proposal for an ECSS Standard may be submitted to the ECSS Secretariat at any time after the standard's publication using the form presented below.

This form can be downloaded in MS Word format from the ECSS Website (www.ecss.nl, in the menus: Standards – ECSS forms).



#### ECSS Change Request / Document Improvement Proposal

| 1. Originator's name:<br>Organization:<br>e-mail: |                                                           | 2. ECSS Document number:     3. Date: |            |  |                  |                |
|---------------------------------------------------|-----------------------------------------------------------|---------------------------------------|------------|--|------------------|----------------|
| 4. Number.                                        | 4. Number.<br>5. Location of<br>deficiency<br>clause page |                                       | 6. Changes |  | 7. Justification | 8. Disposition |
|                                                   | (e.g. 3.1                                                 | 14)                                   |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |
|                                                   |                                                           |                                       |            |  |                  |                |

#### **Filling instructions:**

- 1. Originator's name Insert the originator's name and address
- 2. ECSS document number Insert the complete ECSS reference number (e.g. ECSS-M-00B)
- 3. **Date -** Insert current date
- 4. Number Insert originator's numbering of CR/DIP (optional)
- 5. **Location -** Insert clause, table or figure number and page number where deficiency has been identified
- 6. Changes Identify any improvement proposed, giving as much detail as possible
- 7. Justification Describe the purpose, reasons and benefits of the proposed change
- 8. **Disposition -** not to be filled in (*entered by relevant ECSS Panel*)

#### Once completed, please send the CR/DIP by e-mail to: ecss-secretariat@esa.int



(This page is intentionally left blank)